• Volume 24 Issue 4
    Aug.  2021
    Turn off MathJax
    Article Contents
    WANG Qin. VLIW Architecture Microprocessor Functional Verification Model[J]. Chinese Journal of Engineering, 2002, 24(4): 458-462. doi: 10.13374/j.issn1001-053x.2002.04.020
    Citation: WANG Qin. VLIW Architecture Microprocessor Functional Verification Model[J]. Chinese Journal of Engineering, 2002, 24(4): 458-462. doi: 10.13374/j.issn1001-053x.2002.04.020

    VLIW Architecture Microprocessor Functional Verification Model

    doi: 10.13374/j.issn1001-053x.2002.04.020
    • Received Date: 2001-05-14
      Available Online: 2021-08-26
    • When the architecture and organization of microprocessor is becoming more and more complex, the problem about how to verify the microprocessor function is becoming more and more important. In order to design the functional verification stimulus of microprocessor effectively, a functional verification model of VLIW architectural processor is introduced, based on the organization characteristic, especially the parallel pipeline, in the VLIW microprocessor. Based on the verification model, a verification schema and 100,000 cycle of stimulus for a VLIW microprocessor design have been finished, which includes about 1500 Kbit gates.

       

    • loading
    • 加載中

    Catalog

      通訊作者: 陳斌, bchen63@163.com
      • 1. 

        沈陽化工大學材料科學與工程學院 沈陽 110142

      1. 本站搜索
      2. 百度學術搜索
      3. 萬方數據庫搜索
      4. CNKI搜索
      Article views (214) PDF downloads(7) Cited by()
      Proportional views
      Related

      /

      DownLoad:  Full-Size Img  PowerPoint
      Return
      Return
      中文字幕在线观看